Part Number Hot Search : 
JDH2S01T 3200A SMA5104 MCH4009 03K00 DTC114 2N5682 62C1024
Product Description
Full Text Search
 

To Download MC10EL33-D Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  ? semiconductor components industries, llc, 2002 january, 2002 rev. 5 1 publication order number: mc10el33/d mc10el33, mc100el33 5vecl 4 divider the mc10el/100el33 is an integrated 4 divider. the differential clock inputs and the v bb allow a differential, single-ended or ac coupled interface to the device. the v bb pin, an internally generated voltage supply, is available to this device only. for single-ended input conditions, the unused differential input is connected to v bb as a switching reference voltage. v bb may also rebias ac coupled inputs. when used, decouple v bb and v cc via a 0.01  f capacitor and limit current sourcing or sinking to 0.5 ma. when not used, v bb should be left open. the reset pin is asynchronous and is asserted on the rising edge. upon power-up, the internal flip-flops will attain a random state; the reset allows for the synchronization of multiple el33's in a system. the 100 series contains temperature compensation. ? 650 ps propagation delay ? 4.0 ghz toggle frequency ? esd protection: > 1 kv hbm, > 100 v mm ? pecl mode operating range: v cc = 4.2 v to 5.7 v with v ee = 0 v ? necl mode operating range: v cc = 0 v with v ee = 4.2 v to 5.7 v ? internal input pulldown resistors on clk(s) and r. ? meets or exceeds jedec spec eia/jesd78 ic latchup test ? moisture sensitivity level 1 for additional information, see application note and8003/d ? flammability rating: ul94 code v0 @ 1/8o, oxygen index 28 to 34 ? transistor count = 95 devices logic diagram and pinout assignment 4 3 1 2 5 6 7 8 q v ee v cc q clk v bb r 4 reset clk clk, clk ecl clock inputs* reset ecl asynch reset* q, q ecl data outputs v bb reference voltage output v cc positive supply v ee negative supply pin description pin function * pins will default low when left open. http://onsemi.com device package shipping ordering information mc10el33d so8 98 units/rail mc10el33dr2 so8 2500 tape & reel mc100el33d so8 98 units/rail mc100el33dr2 so8 2500 tape & reel mc10el33dt tssop8 98 units/rail mc10el33dtr2 tssop8 2500 tape & reel mc100el33dt tssop8 98 units/rail mc100el33dtr2 tssop8 2500 tape & reel l = wafer lot y = year w = work week *for additional information, see application note and8002/d h = mc10 k = mc100 a = assembly location so8 d suffix case 751 marking diagrams* tssop8 dt suffix case 948r 1 8 1 8 alyw kel33 1 8 alyw hl33 1 8 hel33 1 8 alyw alyw kl33 1 8
mc10el33, mc100el33 http://onsemi.com 2 maximum ratings (note 1) symbol parameter condition 1 condition 2 rating units v cc pecl mode power supply v ee = 0 v 8 v v ee necl mode power supply v cc = 0 v 8 v v i pecl mode input volta g e v ee = 0 v v i  v cc 6 v v i pecl mode in ut voltage necl mode input voltage v ee = 0 v v cc = 0 v v i  v cc v i  v ee 6 6 v v i out output current continuous surge 50 100 ma ma i bb v bb sink/source 0.5 ma ta operating temperature range 40 to +85 c t stg storage temperature range 65 to +150 c q ja thermal resistance (junctiontoambient) 0 lfpm 500 lfpm 8 soic 8 soic 190 130 c/w c/w q jc thermal resistance (junctiontocase) std bd 8 soic 41 to 44 c/w q ja thermal resistance (junctiontoambient) 0 lfpm 500 lfpm 8 tssop 8 tssop 185 140 c/w c/w q jc thermal resistance (junctiontocase) std bd 8 tssop 41 to 44 5% c/w t sol wave solder <2 to 3 sec @ 248 c 265 c 1. maximum ratings are those values beyond which device damage may occur. 10el series pecl dc characteristics v cc = 5.0 v; v ee = 0.0 v (note 2) 40 c 25 c 85 c symbol characteristic min typ max min typ max min typ max unit i ee power supply current 27 33 27 33 27 33 ma v oh output high voltage (note 3) 3920 4010 4110 4020 4105 4190 4090 4185 4280 mv v ol output low voltage (note 3) 3050 3200 3350 3050 3210 3370 3050 3227 3405 mv v ih input high voltage (singleended) 3770 4110 3870 4190 3940 4280 mv v il input low voltage (singleended) 3050 3500 3050 3520 3050 3555 mv v bb output voltage reference 3.57 3.7 3.65 3.75 3.69 3.81 v v ihcmr input high voltage common mode range (differential) (note 4) 2.5 4.6 2.5 4.6 2.5 4.6 v i ih input high current 150 150 150 m a i il input low current 0.5 0.5 0.3 m a note: devices are designed to meet the dc specifications shown in the above table, after thermal equilibrium has been establishe d. the circuit is in a test socket or mounted on a printed circuit board and transverse air flow greater than 500 lfpm is maintained. 2. input and output parameters vary 1:1 with v cc . v ee can vary +0.25 v / 0.5 v. 3. outputs are terminated through a 50 ohm resistor to v cc 2 volts. 4. v ihcmr min varies 1:1 with v ee , v ihcmr max varies 1:1 with v cc . the v ihcmr range is referenced to the most positive side of the differential input signal. normal operation is obtained if the high level falls within the specified range and the peak-to-peak voltage lies betwe en v pp min and 1 v. 10el series necl dc characteristics v cc = 0.0 v; v ee = 5.0 v (note 5) 40 c 25 c 85 c symbol characteristic min typ max min typ max min typ max unit i ee power supply current 27 33 27 33 27 33 ma v oh output high voltage (note 6) 1080 990 890 980 895 810 910 815 720 mv v ol output low voltage (note 6) 1950 1800 1650 1950 1790 1630 1950 1773 1595 mv v ih input high voltage (singleended) 1230 890 1130 810 1060 720 mv v il input low voltage (singleended) 1950 1500 1950 1480 1950 1445 mv v bb output voltage reference 1.43 1.30 1.35 1.25 1.31 1.19 v v ihcmr input high voltage common mode range (differential) (note 7) 2.5 0.4 2.5 0.4 2.5 0.4 v i ih input high current 150 150 150 m a i il input low current 0.5 0.5 0.3 m a note: devices are designed to meet the dc specifications shown in the above table, after thermal equilibrium has been establishe d. the circuit is in a test socket or mounted on a printed circuit board and transverse air flow greater than 500 lfpm is maintained. 5. input and output parameters vary 1:1 with v cc . v ee can vary +0.25 v / 0.5 v. 6. outputs are terminated through a 50 ohm resistor to v cc 2 volts. 7. v ihcmr min varies 1:1 with v ee , v ihcmr max varies 1:1 with v cc . the v ihcmr range is referenced to the most positive side of the differential input signal. normal operation is obtained if the high level falls within the specified range and the peak-to-peak voltage lies betwe en v pp min and 1 v.
mc10el33, mc100el33 http://onsemi.com 3 100el series pecl dc characteristics v cc = 5.0 v; v ee = 0.0 v (note 8) 40 c 25 c 85 c symbol characteristic min typ max min typ max min typ max unit i ee power supply current 27 33 27 33 31 37 ma v oh output high voltage (note 9) 3915 3995 4120 3975 4045 4120 3975 4050 4120 mv v ol output low voltage (note 9) 3170 3305 3445 3190 3295 3380 3190 3295 3380 mv v ih input high voltage (singleended) 3835 4120 3835 4120 3835 4120 mv v il input low voltage (singleended) 3190 3525 3190 3525 3190 3525 mv v bb output voltage reference 3.62 3.74 3.62 3.74 3.62 3.74 v v ihcmr input high voltage common mode range (differential) (note 10) 2.5 4.6 2.5 4.6 2.5 4.6 v i ih input high current 150 150 150 m a i il input low current 0.5 0.5 0.5 m a note: devices are designed to meet the dc specifications shown in the above table, after thermal equilibrium has been establishe d. the circuit is in a test socket or mounted on a printed circuit board and transverse air flow greater than 500 lfpm is maintained. 8. input and output parameters vary 1:1 with v cc . v ee can vary +0.8 v / 0.5 v. 9. outputs are terminated through a 50 ohm resistor to v cc 2 volts. 10. v ihcmr min varies 1:1 with v ee , v ihcmr max varies 1:1 with v cc . the v ihcmr range is referenced to the most positive side of the differential input signal. normal operation is obtained if the high level falls within the specified range and the peak-to-peak voltage lies betwe en v pp min and 1 v. 100el series necl dc characteristics v cc = 0.0 v; v ee = 5.0 v (note 11) 40 c 25 c 85 c symbol characteristic min typ max min typ max min typ max unit i ee power supply current 27 33 27 33 31 37 ma v oh output high voltage (note 12) 1085 1005 880 1025 955 880 1025 955 880 mv v ol output low voltage (note 12) 1830 1695 1555 1810 1705 1620 1810 1705 1620 mv v ih input high voltage (singleended) 1165 880 1165 880 1165 880 mv v il input low voltage (singleended) 1810 1475 1810 1475 1810 1475 mv v bb output voltage reference 1.38 1.26 1.38 1.26 1.38 1.26 v v ihcmr input high voltage common mode range (differential) (note 13) 2.5 0.4 2.5 0.4 2.5 0.4 v i ih input high current 150 150 150 m a i il input low current 0.5 0.5 0.5 m a note: devices are designed to meet the dc specifications shown in the above table, after thermal equilibrium has been establishe d. the circuit is in a test socket or mounted on a printed circuit board and transverse air flow greater than 500 lfpm is maintained. 11. input and output parameters vary 1:1 with v cc . v ee can vary +0.8 v / 0.5 v. 12. outputs are terminated through a 50 ohm resistor to v cc 2 volts. 13. v ihcmr min varies 1:1 with v ee , v ihcmr max varies 1:1 with v cc . the v ihcmr range is referenced to the most positive side of the differential input signal. normal operation is obtained if the high level falls within the specified range and the peak-to-peak voltage lies betwe en v pp min and 1 v. ac characteristics v cc = 5.0 v; v ee = 0.0 v or v cc = 0.0 v; v ee = 5.0 v (note 14) 40 c 25 c 85 c symbol characteristic min typ max min typ max min typ max unit f max maximum toggle frequency 3.4 4.2 3.4 4.2 3.4 4.2 ghz t plh t phl propagation delay clk to q reset to q 490 310 630 460 770 610 550 360 640 460 730 560 590 380 670 480 760 580 ps t rr set/reset recovery 400 200 400 200 400 200 ps v pp input swing (note 15) 150 1000 150 1000 150 1000 mv t jitter cycletocycle jitter 1.0 1.0 1.0 ps t r t f output rise/fall times q (20% 80%) 100 225 350 100 225 350 100 225 350 ps 14. 10 series: v ee can vary +0.25 v / 0.5 v. 100 series: v ee can vary +0.8 v / 0.5 v. 15. v pp (min) is minimum input swing for which ac parameters guaranteed. the device has a dc gain of 40.
mc10el33, mc100el33 http://onsemi.com 4 figure 1. timing diagram clk reset q t rr v tt = v cc 2.0 v figure 1. typical termination for output driver and device evaluation (see application note and8020 termination of ecl logic devices.)  driver device receiver device qd 50  50 v tt q d resource reference of application notes an1404 eclinps circuit performance at nonstandard v ih levels an1405 ecl clock distribution techniques an1406 designing with pecl (ecl at +5.0 v) an1503 eclinps i/o spice modeling kit an1504 metastability and the eclinps family an1560 low voltage eclinps spice modeling kit an1568 interfacing between lvds and ecl an1596 eclinps lite translator elt family spice i/o model kit an1650 using wireor ties in eclinps designs an1672 the ecl translator guide and8001 odd number counters design and8002 marking and date codes and8020 termination of ecl logic devices
mc10el33, mc100el33 http://onsemi.com 5 package dimensions so8 d suffix plastic soic package case 75107 issue w seating plane 1 4 5 8 n j x 45  k notes: 1. dimensioning and tolerancing per ansi y14.5m, 1982. 2. controlling dimension: millimeter. 3. dimension a and b do not include mold protrusion. 4. maximum mold protrusion 0.15 (0.006) per side. 5. dimension d does not include dambar protrusion. allowable dambar protrusion shall be 0.127 (0.005) total in excess of the d dimension at maximum material condition. a b s d h c 0.10 (0.004) dim a min max min max inches 4.80 5.00 0.189 0.197 millimeters b 3.80 4.00 0.150 0.157 c 1.35 1.75 0.053 0.069 d 0.33 0.51 0.013 0.020 g 1.27 bsc 0.050 bsc h 0.10 0.25 0.004 0.010 j 0.19 0.25 0.007 0.010 k 0.40 1.27 0.016 0.050 m 0 8 0 8 n 0.25 0.50 0.010 0.020 s 5.80 6.20 0.228 0.244 x y g m y m 0.25 (0.010) z y m 0.25 (0.010) z s x s m 
mc10el33, mc100el33 http://onsemi.com 6 package dimensions tssop8 dt suffix plastic tssop package case 948r02 issue a dim min max min max inches millimeters a 2.90 3.10 0.114 0.122 b 2.90 3.10 0.114 0.122 c 0.80 1.10 0.031 0.043 d 0.05 0.15 0.002 0.006 f 0.40 0.70 0.016 0.028 g 0.65 bsc 0.026 bsc l 4.90 bsc 0.193 bsc m 0 6 0 6 notes: 1. dimensioning and tolerancing per ansi y14.5m, 1982. 2. controlling dimension: millimeter. 3. dimension a does not include mold flash. protrusions or gate burrs. mold flash or gate burrs shall not exceed 0.15 (0.006) per side. 4. dimension b does not include interlead flash or protrusion. interlead flash or protrusion shall not exceed 0.25 (0.010) per side. 5. terminal numbers are shown for reference only. 6. dimension a and b are to be determined at datum plane -w-.  seating plane pin 1 1 4 85 detail e b c d a g detail e f m l 2x l/2 u s u 0.15 (0.006) t s u 0.15 (0.006) t s u m 0.10 (0.004) v s t 0.10 (0.004) t v w 0.25 (0.010) 8x ref k ident k 0.25 0.40 0.010 0.016
mc10el33, mc100el33 http://onsemi.com 7 notes
mc10el33, mc100el33 http://onsemi.com 8 on semiconductor and are trademarks of semiconductor components industries, llc (scillc). scillc reserves the right to make changes without further notice to any products herein. scillc makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does scillc assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. atypicalo parameters which may be provided in scill c data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. all operating parameters, including atypicalso must be validated for each customer application by customer's technical experts. scillc does not convey any license under its patent rights nor the rights of others. scillc products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body , or other applications intended to support or sustain life, or for any other application in which the failure of the scillc product could create a sit uation where personal injury or death may occur. should buyer purchase or use scillc products for any such unintended or unauthorized application, buyer shall indemnify and hold scillc and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthori zed use, even if such claim alleges that scillc was negligent regarding the design or manufacture of the part. scillc is an equal opportunity/affirmative action employer. publication ordering information japan : on semiconductor, japan customer focus center 4321 nishigotanda, shinagawaku, tokyo, japan 1410031 phone : 81357402700 email : r14525@onsemi.com on semiconductor website : http://onsemi.com for additional information, please contact your local sales representative. mc10el33/d literature fulfillment : literature distribution center for on semiconductor p.o. box 5163, denver, colorado 80217 usa phone : 3036752175 or 8003443860 toll free usa/canada fax : 3036752176 or 8003443867 toll free usa/canada email : onlit@hibbertco.com n. american technical support : 8002829855 toll free usa/canada


▲Up To Search▲   

 
Price & Availability of MC10EL33-D

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X